inflearn logo
Challenge
In progress

[2-Week Synthesis Practice Challenge 3rd Batch] Experience RTL Synthesis in a Professional Environment (Synopsys Design Compiler)

Recruitment Period: 2026-02-04(Wed) ~ 2026-03-09(Mon), limited to the first 5 applicants Lecture Schedule: 2026-03-10(Tue) ~ 2026-03-23(Mon) Content: Hands-on practice of the process of converting RTL-level digital circuit design code described in HDL into logic gates

EDA
digital-logic
vlsi
soc
asic

17개 수업 학습

질문하고 즉시 답을 얻어요.

MetaEncore님과 함께해요!

140

Learners

18

Reviews

21

Answers

5.0

Rating

7

Courses

Market demand for application-specific integrated circuits (ASICs), such as those for AI (Artificial Intelligence) and IoT (Internet of Things), is increasing, and many chips are indeed being designed; however, it is rare for these to lead to actual changes in our lives.

This is because many ASIC designs are either functionally flawed or fail to meet their intended performance specifications. To enrich our lives by creating high-quality semiconductors, there is a need for services that provide advanced functional and performance verification capable of handling increasingly large and complex designs. MetaEncore is a company that aims to increase the number of semiconductors that benefit humanity by providing such services.

More

*Must check recruitment and lecture schedules

*Survey completion is mandatory after applying for the course

Please check!

  • This course is focused on tool usage and includes a 2-week license for Synopsys tools.

  • Synopsys tools are generally only available to current industry professionals; however,

    We are providing an opportunity to use it firsthand, exclusively for students of this challenge course.


  • After applying, you must complete the mandatory survey to be granted access to the tool.

[2-Week Synthesis Practice Challenge Phase 3]

Recruitment Schedule: 2026-02-04 9:00 AM ~ 2026-03-09 5:00 PM

Lecture Schedule: 2026-03-10 9:00 AM ~ 2026-03-23 5:00 PM

*The lecture schedule and the Design Compiler Tool license period are the same.


Synthesis

What is Synthesis?

  • Converting a Register Transfer Level design written in an HDL such as Verilog into a Gate Level design.

  • During the conversion process, the design is optimized according to constraints called Synopsys Design Constraints.

  • Finally mapping to standard cells provided by the foundry


Importance of Synthesis Experience

Creating a Persuasive Self-Introduction Letter

The industry prefers new employees with experience in synthesis and timing verification.
However, gaining synthesis experience requires significant cost and time.
While the industry demands experience, offline training courses are also highly competitive.
This lecture provides an educational environment by replicating the exact setup used in practice.
We use Synopsys Design Compiler, which is the most widely used tool in the industry.
Through this course, you will be able to create a competitive resume for both offline training program selections and the job market.

Korea's first online lecture on synthesis practice

What is covered in the synthesis practice lecture

  • Section 1. Preparing the Practice Environment


    • You can set up the practice environment in less than 5 minutes.

  • Section 2. Preparation of Practice Design

    • Practice on how to read the RTL Design described in the provided HDL code into the tool

    • Practice the process of checking the loaded RTL Design

    • Practice on methods for accessing each object

  • Section 3. Describing Synopsys Design Constraints

    • Practice on declaring the Clock, the core of digital circuits

    • Practice modeling the chip's external environment

    • Practice on basic timing verification variations and exceptions

  • Section 4.

    • Preparation practice for compiling to the Gate Level

    • Practice and comparison of the compilation process

    • Practice on reports that must be checked after compilation

What you will gain from the synthesis practice lecture

  • You will experience the environments used in practice and the most widely used Design Compiler.

  • You can differentiate your self-introduction letter and gain a competitive edge.


Requirements

  • Since this is the process of mapping a circuit designed in a language into 'physical' gates, the following prerequisite knowledge is required:

    • Digital Logic Circuits

    • CMOS operating principles

    • Basic knowledge of the Verilog language

    • [Inflearn Lecture] It is recommended to take the Basic Design Synthesis Training first.
      https://inf.run/zZEaJ

  • Linux environment

    • In practice, a Linux environment is used.

    • Unlike Windows, it is a method of communicating with the computer primarily by entering commands.

    • It is helpful to know the major commands used in Linux.

  • TCL for communicating with EDA tools

    • It is an interpreted language, and most EDA tools operate through a TCL interface.


    • If you are looking to get a job in digital circuit design, it is a good idea to study this in your spare time.


Reference site for study materials related to the lecture

3월

10일

챌린지 시작일

2026년 3월 10일 AM 12:00

챌린지 종료일

2026년 3월 23일 AM 08:00

챌린지 커리큘럼

All

17 lectures ∙ (3hr 7min)

챌린지에서 배워요

  • Gaining hands-on experience in real-world professional settings, including Linux environments.

  • Gained experience with the most widely used synthesis tools in the industry.

  • Write a differentiated and competitive self-introduction letter with just a single experience.

Recommended for
these people

Who is this course right for?

  • Job seekers

  • Those who wish to change their career path to semiconductor design implementation

Need to know before starting?

  • Basic Flow of Digital Circuit Design

  • Verilog HDL

  • Logic Circuit

  • [Inflearn Lecture] Basic Design Synthesis Training (Digital Circuit Design Implementation)

Reviews

Not enough reviews.
Please write a valuable review that helps everyone!

취소 및 환불 규정
챌린지는 지식공유자가 설정한 수업 최소 정원이 충족되지 않을 경우, 폐강 안내가 고지되며 결제 내역이 자동취소됩니다.

MetaEncore's other courses

Check out other courses by the instructor!

$84.70